# RISC Processor MISC R4300i

### Introduction

The R4300i is a low-cost RISC microprocessor optimized for demanding consumer applications. The R4300i provides performance equivalent to a high-end PC at a cost point to enable set-top terminals, games and portable consumer devices. The R4300i is compatible with the MIPS R4000 family of RISC microprocessors and will run all existing MIPS software. Unlike its predecessors designed for use in workstations, the R4300i is expected to lower the cost of systems in which it is used, a requirement for price-sensitive consumer products. The R4300i is also an effective embedded processor, supported by currently available development tools and providing very high performance at a low price-point.

# **Block Diagram**



### Pin Diagram



# **Addressing Modes**

#### Introduction

MIPS has only a small number of ways that is computes addresses in memory. The address can be an address of an instruction (for branch and jump instructions) or it can be an address of data (for load and store instructions).

We'll look at the four ways addresses are computed

- **Register Addressing** This is used in the **jr** (jump register) instruction.
- **PC-Relative Addressing** This is used in the **beq** and **bne** (branch equal, branch not equal) instructions.
- **Pseudo-direct Addressing** This is used in the **j** (jump) instruction.
- **Base Addressing** This is used in the **Iw** and **sw** (load word, store word) instructions.

We'll also consider *indirect addressing*, a popular addressing mode in CISC ISAs.

#### **Register Addressing**

Register addressing is used in the **jr** instruction. Because a register stores 32 bits, and because an address in a MIPS CPU is also 32 bits, you can specify any address in memory.

The typical call is:

where **\$rs** is replaced by any register.

The semantics of this is:

$$PC <- R[s]$$

This means the PC (program counter) is updated with the contents of register **s**. Recall that a jump or branch is updated by modifying the contents of the program counter.

Register addressing gives you the ability to generate any address in memory. An *address exception* occurs if the two low bits are not 00.

#### **PC-Relative Addressing**

PC-relative addressing occurs in branch instructions, **beq** and **bne** (and other variations of branch instructions).

These instructions are I-type instructions, with the following format.

| Opcode             | Regist<br>er s     | Regist<br>er t     | Immediate           |
|--------------------|--------------------|--------------------|---------------------|
| B <sub>31-26</sub> | B <sub>25-21</sub> | B <sub>20-16</sub> | B <sub>15-0</sub>   |
| 000 000            | sssss              | ttttt              | 1111 1111 1111 1111 |

$$PC \leftarrow PC + sign-ext_{32}(IR_{15-0}::00)$$

You take the 16 bit immediate value, add two zeroes to the end (which is the same as shifting it logical left 2 bits). This creates a value that's divisible by 4. Then, you sign-extend it to 32 bits, and add it to the PC.

Thus, the range of possible addresses is: **PC** -  $2^{17}$  up to **PC** +  $(2^{17} - 4)$ .

 $2^{17}$  is 128 K. So you can jump back roughly -128,000 bytes backwards up to about 128,000 bytes forward. That's large, but still a small fraction of memory. Fortunately, for branch instructions, you don't need to jump that far, if you've written reasonably good code.

#### **Pseudo-Direct Addressing**

Direct addressing means specifying a complete 32 bit address in the instruction itself. However, since MIPS instructions are 32 bits, we can't do that. In theory, you only need 30 bits to specify the address of an instruction in memory. However, MIPS uses 6 bits for the opcode, so there's still not enough bits to do true direct addressing.

Instead, we can do pseudo-direct addressing. This occurs in  $\mathbf{j}$  instructions.

| Opcode             | Target                      |  |  |  |  |  |  |  |
|--------------------|-----------------------------|--|--|--|--|--|--|--|
| B <sub>31-26</sub> | B <sub>25-0</sub>           |  |  |  |  |  |  |  |
| 000 000            | tt tttt tttt tttt tttt tttt |  |  |  |  |  |  |  |

26 bits are used for the target. This is how the address for pseudo-direct addressing is computed.

 $PC \leftarrow PC_{31-28}::IR_{25-0}::00$ 

Take the top 4 bits of the PC, concatenate that with the 26 bits that make up the target, and concatenate that with 00. This produces a 32 bit address. This is the new address of the PC.

This allows you to jump to 1/16 of all possible MIPS addresses (since you don't control the top 4 bits of the PC).

#### **Base Addressing**

The other three addressing modes modify the PC. They create addresses for branch/jump instructions.

However, load/store instructions also generate addresses in memory.

Let's consider the following instruction.

```
lw $rt, offset($rs)
where $rs and $rt are any two registers.
```

The offset is stored in 16 bits 2C. Thus, **lw** and **sw** are I-type instructions.

The address computed is:

```
addr <- R[s] + sign-ext_{32}( offset )
```

**\$rs** is the base register, which is where the name base addressing comes from.

The **offset** is the 16 bit immediate value from the instruction. Unlike branch instructions, we don't add a 00 to the end of the immediate value, even though we can only load and store are word-aligned addresses.

The reason is because there are other load/store instructions that load/store halfwords and bytes, and it makes sense to compute the addresses the same way, regardless of what you're loading.

So what happens an address is computed that's not word aligned? An address exception occurs.

#### **Indirect Addressing**

MIPS does not support indirect addressing. RISC ISAs generally do not support such an instruction. However, it's a popular addressing mode for CISC ISAs.

Let's see how this indirect addressing works. First, recall how **lw** works. It adds the contents of a register to a sign-extended offset. This results in an address. The word stored at that address is loaded into a register.

Let's make up a new instruction called **indlw** which means "indirect load word". This instruction doesn't really exist in MIPS, but pretend it does.

```
indlw $rt, offset($rs)
```

In this case, we'll do the same thing. Add the sign-extended offset to **\$rs**. But instead of loading the word at that address into a register, we load the word (say, to some temporary location like \$at), and use that word as an address, then we load that word from memory.

Thus, we go to memory twice. First time, we load a word that represents an address, and second time, we use that address to load a word of data.

The semantics are:

R[t] <-  $M_4$ [  $M_4$ [ R[ s] + sign-ext<sub>32</sub>( offset )] Indirect addressing might seem odd, but if you increment the address stored in memory, it's one way to process an array. That address could be a pointer.

## **Instruction Set**

| Instruction name       | Mnemon<br>ic | Form<br>at | Encoding         |    |    |        |  |  |
|------------------------|--------------|------------|------------------|----|----|--------|--|--|
| Load Byte              | LB           | I          | 3210             | rs | rt | offset |  |  |
| Load Halfword          | LH           | I          | 3310             | rs | rt | offset |  |  |
| Load Word Left         | LWL          | I          | 3410             | rs | rt | offset |  |  |
| Load Word              | LW           | I          | 3510             | rs | rt | offset |  |  |
| Load Byte Unsigned     | LBU          | I          | 3610             | rs | rt | offset |  |  |
| Load Halfword Unsigned | LHU          | I          | 37 <sub>10</sub> | rs | rt | offset |  |  |
| Load Word Right        | LWR          | I          | 3810             | rs | rt | offset |  |  |
| Store Byte             | SB           | I          | 4010             | rs | rt | offset |  |  |

| Store Halfword   | SH  | I | 41 <sub>10</sub> | rs | rt | offset |
|------------------|-----|---|------------------|----|----|--------|
| Store Word Left  | SWL | I | 4210             | rs | rt | offset |
| Store Word       | SW  | I | 4310             | rs | rt | offset |
| Store Word Right | SWR | I | 4610             | rs | rt | offset |

| Instruction name          | Mnemonic | Format | Encoding        |    |    |    |                 |                  |
|---------------------------|----------|--------|-----------------|----|----|----|-----------------|------------------|
| Add                       | ADD      | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 3210             |
| Add Unsigned              | ADDU     | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 3310             |
| Subtract                  | SUB      | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 34 <sub>10</sub> |
| Subtract Unsigned         | SUBU     | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 3510             |
| And                       | AND      | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 3610             |
| Or                        | OR       | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 3710             |
| Exclusive Or              | XOR      | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 38 <sub>10</sub> |
| Nor                       | NOR      | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 3910             |
| Set on Less Than          | SLT      | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 4210             |
| Set on Less Than Unsigned | SLTU     | R      | 0 <sub>10</sub> | rs | rt | rd | 0 <sub>10</sub> | 4310             |

| Add Immediate                       | ADDI  | I | 810              | rs  | rd  | immediate |
|-------------------------------------|-------|---|------------------|-----|-----|-----------|
| Add Immediate Unsigned              | ADDIU | I | 9 <sub>10</sub>  | \$s | \$d | immediate |
| Set on Less Than Immediate          | SLTI  | I | 1010             | \$s | \$d | immediate |
| Set on Less Than Immediate Unsigned | SLTIU | I | 11 <sub>10</sub> | \$s | \$d | immediate |
| And Immediate                       | ANDI  | ı | 1210             | \$s | \$d | immediate |
| Or Immediate                        | ORI   | ı | 1310             | \$s | \$d | immediate |
| Exclusive Or Immediate              | XORI  | ı | 1410             | \$s | \$d | immediate |
| Load Upper Immediate                | LUI   | I | 1510             | 010 | \$d | immediate |

| Instruction name                | Mnemonic | Format | Encoding        |                 |    |    |                 |                 |
|---------------------------------|----------|--------|-----------------|-----------------|----|----|-----------------|-----------------|
| Shift Left Logical              | SLL      | R      | 010             | 0 <sub>10</sub> | rt | rd | ra              | 010             |
| Shift Right Logical             | SRL      | R      | 0 <sub>10</sub> | 0 <sub>10</sub> | rt | rd | sa              | 2 <sub>10</sub> |
| Shift Right Arithmetic          | SRA      | R      | 010             | 0 <sub>10</sub> | rt | rd | sa              | 3 <sub>10</sub> |
| Shift Left Logical Variable     | SLLV     | R      | 0 <sub>10</sub> | rs              | rt | rd | 0 <sub>10</sub> | 410             |
| Shift Right Logical Variable    | SRLV     | R      | 0 <sub>10</sub> | rs              | rt | rd | 0 <sub>10</sub> | 610             |
| Shift Right Arithmetic Variable | SRAV     | R      | 0 <sub>10</sub> | rs              | rt | rd | 0 <sub>10</sub> | 710             |

| Instruction name  | Mnemonic | Format | Encoding        |     |     |                 |     |                  |  |
|-------------------|----------|--------|-----------------|-----|-----|-----------------|-----|------------------|--|
| Move from HI      | MFHI     | R      | 0 <sub>10</sub> | 010 | 010 | rd              | 010 | 1610             |  |
| Move to HI        | МТНІ     | R      | 0 <sub>10</sub> | rs  | 010 | 0 <sub>10</sub> | 010 | 1710             |  |
| Move from LO      | MFLO     | R      | 0 <sub>10</sub> | 010 | 010 | rd              | 010 | 18 <sub>10</sub> |  |
| Move to LO        | MTLO     | R      | 0 <sub>10</sub> | rs  | 010 | 0 <sub>10</sub> | 010 | 1910             |  |
| Multiply          | MULT     | R      | 0 <sub>10</sub> | rs  | rt  | 010             | 010 | 24 <sub>10</sub> |  |
| Multiply Unsigned | MULTU    | R      | 0 <sub>10</sub> | rs  | rt  | 0 <sub>10</sub> | 010 | 2510             |  |
| Divide            | DIV      | R      | 0 <sub>10</sub> | rs  | rt  | 010             | 010 | 26 <sub>10</sub> |  |
| Divide Unsigned   | DIVU     | R      | 0 <sub>10</sub> | rs  | rt  | 0 <sub>10</sub> | 010 | 27 <sub>10</sub> |  |

| Instruction name                        | Mnemonic | Format | Encoding        |    |     |                 |                 |                 |  |
|-----------------------------------------|----------|--------|-----------------|----|-----|-----------------|-----------------|-----------------|--|
| Jump Register                           | JR       | R      | 0 <sub>10</sub> | rs | 010 | 0 <sub>10</sub> | 0 <sub>10</sub> | 8 <sub>10</sub> |  |
| Jump and Link Register                  | JALR     | R      | 010             | rs | 010 | rd              | 0 <sub>10</sub> | 9 <sub>10</sub> |  |
| Branch on Less Than Zero                | BLTZ     | ı      | 110             | rs | 010 | offset          |                 |                 |  |
| Branch on Greater Than or Equal to Zero | BGEZ     | I      | 110             | rs | 110 | offset          |                 |                 |  |

| Branch on Less Than Zero and Link                | BLTZAL | ı | 110             | rs          | 16                        | offset |  |  |  |
|--------------------------------------------------|--------|---|-----------------|-------------|---------------------------|--------|--|--|--|
| Branch on Greater Than or Equal to Zero and Link | BGEZAL | I | 110             | rs          | 17                        | offset |  |  |  |
| Jump                                             | J      | J | 210             | instr_index |                           |        |  |  |  |
| Jump and Link                                    | JAL    | J | 3 <sub>10</sub> |             | instr_index               |        |  |  |  |
| Branch on Equal                                  | BEQ    | I | 410             | rs          | rt                        | offset |  |  |  |
| Branch on Not Equal                              | BNE    | I | 510             | rs          | rt                        | offset |  |  |  |
| Branch on Less Than or Equal to Zero             | BLEZ   | I | 610             | rs          | rs 0 <sub>10</sub> offset |        |  |  |  |
| Branch on Greater Than Zero                      | BGTZ   | I | 710             | rs          | 010                       | offset |  |  |  |